; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+sse2 | FileCheck %s --check-prefixes=SSE,SSE2 ; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+xop | FileCheck %s --check-prefixes=XOP ; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx | FileCheck %s --check-prefixes=AVX,AVX1 ; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx2 | FileCheck %s --check-prefixes=AVX,AVX2 ; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx512f | FileCheck %s --check-prefixes=AVX,AVX512F ; ; 128-bit vectors ; define <2 x i64> @bitselect_v2i64_rr(<2 x i64>, <2 x i64>) { ; SSE-LABEL: bitselect_v2i64_rr: ; SSE: # %bb.0: ; SSE-NEXT: andps {{.*}}(%rip), %xmm0 ; SSE-NEXT: andps {{.*}}(%rip), %xmm1 ; SSE-NEXT: orps %xmm1, %xmm0 ; SSE-NEXT: retq ; ; XOP-LABEL: bitselect_v2i64_rr: ; XOP: # %bb.0: ; XOP-NEXT: vpcmov {{.*}}(%rip), %xmm0, %xmm1, %xmm0 ; XOP-NEXT: retq ; ; AVX-LABEL: bitselect_v2i64_rr: ; AVX: # %bb.0: ; AVX-NEXT: vandps {{.*}}(%rip), %xmm0, %xmm0 ; AVX-NEXT: vandps {{.*}}(%rip), %xmm1, %xmm1 ; AVX-NEXT: vorps %xmm0, %xmm1, %xmm0 ; AVX-NEXT: retq %3 = and <2 x i64> %0, %4 = and <2 x i64> %1, %5 = or <2 x i64> %4, %3 ret <2 x i64> %5 } define <2 x i64> @bitselect_v2i64_rm(<2 x i64>, <2 x i64>* nocapture readonly) { ; SSE-LABEL: bitselect_v2i64_rm: ; SSE: # %bb.0: ; SSE-NEXT: movaps (%rdi), %xmm1 ; SSE-NEXT: andps {{.*}}(%rip), %xmm0 ; SSE-NEXT: andps {{.*}}(%rip), %xmm1 ; SSE-NEXT: orps %xmm1, %xmm0 ; SSE-NEXT: retq ; ; XOP-LABEL: bitselect_v2i64_rm: ; XOP: # %bb.0: ; XOP-NEXT: vmovdqa (%rdi), %xmm1 ; XOP-NEXT: vpcmov {{.*}}(%rip), %xmm0, %xmm1, %xmm0 ; XOP-NEXT: retq ; ; AVX-LABEL: bitselect_v2i64_rm: ; AVX: # %bb.0: ; AVX-NEXT: vmovaps (%rdi), %xmm1 ; AVX-NEXT: vandps {{.*}}(%rip), %xmm0, %xmm0 ; AVX-NEXT: vandps {{.*}}(%rip), %xmm1, %xmm1 ; AVX-NEXT: vorps %xmm0, %xmm1, %xmm0 ; AVX-NEXT: retq %3 = load <2 x i64>, <2 x i64>* %1 %4 = and <2 x i64> %0, %5 = and <2 x i64> %3, %6 = or <2 x i64> %5, %4 ret <2 x i64> %6 } define <2 x i64> @bitselect_v2i64_mr(<2 x i64>* nocapture readonly, <2 x i64>) { ; SSE-LABEL: bitselect_v2i64_mr: ; SSE: # %bb.0: ; SSE-NEXT: movaps (%rdi), %xmm1 ; SSE-NEXT: andps {{.*}}(%rip), %xmm1 ; SSE-NEXT: andps {{.*}}(%rip), %xmm0 ; SSE-NEXT: orps %xmm1, %xmm0 ; SSE-NEXT: retq ; ; XOP-LABEL: bitselect_v2i64_mr: ; XOP: # %bb.0: ; XOP-NEXT: vmovdqa (%rdi), %xmm1 ; XOP-NEXT: vpcmov {{.*}}(%rip), %xmm0, %xmm1, %xmm0 ; XOP-NEXT: retq ; ; AVX-LABEL: bitselect_v2i64_mr: ; AVX: # %bb.0: ; AVX-NEXT: vmovaps (%rdi), %xmm1 ; AVX-NEXT: vandps {{.*}}(%rip), %xmm1, %xmm1 ; AVX-NEXT: vandps {{.*}}(%rip), %xmm0, %xmm0 ; AVX-NEXT: vorps %xmm0, %xmm1, %xmm0 ; AVX-NEXT: retq %3 = load <2 x i64>, <2 x i64>* %0 %4 = and <2 x i64> %3, %5 = and <2 x i64> %1, %6 = or <2 x i64> %4, %5 ret <2 x i64> %6 } define <2 x i64> @bitselect_v2i64_mm(<2 x i64>* nocapture readonly, <2 x i64>* nocapture readonly) { ; SSE-LABEL: bitselect_v2i64_mm: ; SSE: # %bb.0: ; SSE-NEXT: movaps (%rdi), %xmm1 ; SSE-NEXT: movaps (%rsi), %xmm0 ; SSE-NEXT: andps {{.*}}(%rip), %xmm1 ; SSE-NEXT: andps {{.*}}(%rip), %xmm0 ; SSE-NEXT: orps %xmm1, %xmm0 ; SSE-NEXT: retq ; ; XOP-LABEL: bitselect_v2i64_mm: ; XOP: # %bb.0: ; XOP-NEXT: vmovdqa (%rsi), %xmm0 ; XOP-NEXT: vmovdqa {{.*#+}} xmm1 = [18446744073709551612,18446744065119617022] ; XOP-NEXT: vpcmov %xmm1, (%rdi), %xmm0, %xmm0 ; XOP-NEXT: retq ; ; AVX-LABEL: bitselect_v2i64_mm: ; AVX: # %bb.0: ; AVX-NEXT: vmovaps (%rdi), %xmm0 ; AVX-NEXT: vmovaps (%rsi), %xmm1 ; AVX-NEXT: vandps {{.*}}(%rip), %xmm0, %xmm0 ; AVX-NEXT: vandps {{.*}}(%rip), %xmm1, %xmm1 ; AVX-NEXT: vorps %xmm0, %xmm1, %xmm0 ; AVX-NEXT: retq %3 = load <2 x i64>, <2 x i64>* %0 %4 = load <2 x i64>, <2 x i64>* %1 %5 = and <2 x i64> %3, %6 = and <2 x i64> %4, %7 = or <2 x i64> %6, %5 ret <2 x i64> %7 } ; ; 256-bit vectors ; define <4 x i64> @bitselect_v4i64_rr(<4 x i64>, <4 x i64>) { ; SSE-LABEL: bitselect_v4i64_rr: ; SSE: # %bb.0: ; SSE-NEXT: andps {{.*}}(%rip), %xmm1 ; SSE-NEXT: andps {{.*}}(%rip), %xmm0 ; SSE-NEXT: andps {{.*}}(%rip), %xmm3 ; SSE-NEXT: orps %xmm3, %xmm1 ; SSE-NEXT: andps {{.*}}(%rip), %xmm2 ; SSE-NEXT: orps %xmm2, %xmm0 ; SSE-NEXT: retq ; ; XOP-LABEL: bitselect_v4i64_rr: ; XOP: # %bb.0: ; XOP-NEXT: vpcmov {{.*}}(%rip), %ymm0, %ymm1, %ymm0 ; XOP-NEXT: retq ; ; AVX-LABEL: bitselect_v4i64_rr: ; AVX: # %bb.0: ; AVX-NEXT: vandps {{.*}}(%rip), %ymm0, %ymm0 ; AVX-NEXT: vandps {{.*}}(%rip), %ymm1, %ymm1 ; AVX-NEXT: vorps %ymm0, %ymm1, %ymm0 ; AVX-NEXT: retq %3 = and <4 x i64> %0, %4 = and <4 x i64> %1, %5 = or <4 x i64> %4, %3 ret <4 x i64> %5 } define <4 x i64> @bitselect_v4i64_rm(<4 x i64>, <4 x i64>* nocapture readonly) { ; SSE-LABEL: bitselect_v4i64_rm: ; SSE: # %bb.0: ; SSE-NEXT: movaps {{.*#+}} xmm2 = [18446744065119617022,18446744073709551612] ; SSE-NEXT: movaps 16(%rdi), %xmm4 ; SSE-NEXT: andps %xmm2, %xmm4 ; SSE-NEXT: movaps (%rdi), %xmm5 ; SSE-NEXT: andps %xmm2, %xmm5 ; SSE-NEXT: movaps %xmm2, %xmm3 ; SSE-NEXT: andnps %xmm0, %xmm3 ; SSE-NEXT: orps %xmm5, %xmm3 ; SSE-NEXT: andnps %xmm1, %xmm2 ; SSE-NEXT: orps %xmm4, %xmm2 ; SSE-NEXT: movaps %xmm3, %xmm0 ; SSE-NEXT: movaps %xmm2, %xmm1 ; SSE-NEXT: retq ; ; XOP-LABEL: bitselect_v4i64_rm: ; XOP: # %bb.0: ; XOP-NEXT: vmovdqa (%rdi), %ymm1 ; XOP-NEXT: vpcmov {{.*}}(%rip), %ymm0, %ymm1, %ymm0 ; XOP-NEXT: retq ; ; AVX-LABEL: bitselect_v4i64_rm: ; AVX: # %bb.0: ; AVX-NEXT: vmovaps (%rdi), %ymm1 ; AVX-NEXT: vandps {{.*}}(%rip), %ymm0, %ymm0 ; AVX-NEXT: vandps {{.*}}(%rip), %ymm1, %ymm1 ; AVX-NEXT: vorps %ymm0, %ymm1, %ymm0 ; AVX-NEXT: retq %3 = load <4 x i64>, <4 x i64>* %1 %4 = and <4 x i64> %0, %5 = and <4 x i64> %3, %6 = or <4 x i64> %5, %4 ret <4 x i64> %6 } define <4 x i64> @bitselect_v4i64_mr(<4 x i64>* nocapture readonly, <4 x i64>) { ; SSE-LABEL: bitselect_v4i64_mr: ; SSE: # %bb.0: ; SSE-NEXT: movaps {{.*#+}} xmm2 = [12884901890,4294967296] ; SSE-NEXT: movaps 16(%rdi), %xmm4 ; SSE-NEXT: andps %xmm2, %xmm4 ; SSE-NEXT: movaps (%rdi), %xmm5 ; SSE-NEXT: andps %xmm2, %xmm5 ; SSE-NEXT: movaps %xmm2, %xmm3 ; SSE-NEXT: andnps %xmm0, %xmm3 ; SSE-NEXT: orps %xmm5, %xmm3 ; SSE-NEXT: andnps %xmm1, %xmm2 ; SSE-NEXT: orps %xmm4, %xmm2 ; SSE-NEXT: movaps %xmm3, %xmm0 ; SSE-NEXT: movaps %xmm2, %xmm1 ; SSE-NEXT: retq ; ; XOP-LABEL: bitselect_v4i64_mr: ; XOP: # %bb.0: ; XOP-NEXT: vmovdqa (%rdi), %ymm1 ; XOP-NEXT: vpcmov {{.*}}(%rip), %ymm0, %ymm1, %ymm0 ; XOP-NEXT: retq ; ; AVX-LABEL: bitselect_v4i64_mr: ; AVX: # %bb.0: ; AVX-NEXT: vmovaps (%rdi), %ymm1 ; AVX-NEXT: vandps {{.*}}(%rip), %ymm1, %ymm1 ; AVX-NEXT: vandps {{.*}}(%rip), %ymm0, %ymm0 ; AVX-NEXT: vorps %ymm0, %ymm1, %ymm0 ; AVX-NEXT: retq %3 = load <4 x i64>, <4 x i64>* %0 %4 = and <4 x i64> %3, %5 = and <4 x i64> %1, %6 = or <4 x i64> %4, %5 ret <4 x i64> %6 } define <4 x i64> @bitselect_v4i64_mm(<4 x i64>* nocapture readonly, <4 x i64>* nocapture readonly) { ; SSE-LABEL: bitselect_v4i64_mm: ; SSE: # %bb.0: ; SSE-NEXT: movaps {{.*#+}} xmm1 = [18446744073709551612,18446744065119617022] ; SSE-NEXT: movaps 16(%rsi), %xmm2 ; SSE-NEXT: andps %xmm1, %xmm2 ; SSE-NEXT: movaps (%rsi), %xmm3 ; SSE-NEXT: andps %xmm1, %xmm3 ; SSE-NEXT: movaps %xmm1, %xmm0 ; SSE-NEXT: andnps (%rdi), %xmm0 ; SSE-NEXT: orps %xmm3, %xmm0 ; SSE-NEXT: andnps 16(%rdi), %xmm1 ; SSE-NEXT: orps %xmm2, %xmm1 ; SSE-NEXT: retq ; ; XOP-LABEL: bitselect_v4i64_mm: ; XOP: # %bb.0: ; XOP-NEXT: vmovdqa (%rsi), %ymm0 ; XOP-NEXT: vmovdqa {{.*#+}} ymm1 = [18446744073709551612,18446744065119617022,18446744073709551612,18446744065119617022] ; XOP-NEXT: vpcmov %ymm1, (%rdi), %ymm0, %ymm0 ; XOP-NEXT: retq ; ; AVX-LABEL: bitselect_v4i64_mm: ; AVX: # %bb.0: ; AVX-NEXT: vmovaps (%rdi), %ymm0 ; AVX-NEXT: vmovaps (%rsi), %ymm1 ; AVX-NEXT: vandps {{.*}}(%rip), %ymm0, %ymm0 ; AVX-NEXT: vandps {{.*}}(%rip), %ymm1, %ymm1 ; AVX-NEXT: vorps %ymm0, %ymm1, %ymm0 ; AVX-NEXT: retq %3 = load <4 x i64>, <4 x i64>* %0 %4 = load <4 x i64>, <4 x i64>* %1 %5 = and <4 x i64> %3, %6 = and <4 x i64> %4, %7 = or <4 x i64> %6, %5 ret <4 x i64> %7 } ; ; 512-bit vectors ; define <8 x i64> @bitselect_v8i64_rr(<8 x i64>, <8 x i64>) { ; SSE-LABEL: bitselect_v8i64_rr: ; SSE: # %bb.0: ; SSE-NEXT: movaps {{.*#+}} xmm8 = [18446744060824649725,18446744060824649725] ; SSE-NEXT: andps %xmm8, %xmm7 ; SSE-NEXT: movaps {{.*#+}} xmm9 = [18446744069414584319,18446744060824649725] ; SSE-NEXT: andps %xmm9, %xmm6 ; SSE-NEXT: andps %xmm8, %xmm5 ; SSE-NEXT: andps %xmm9, %xmm4 ; SSE-NEXT: movaps %xmm9, %xmm10 ; SSE-NEXT: andnps %xmm0, %xmm10 ; SSE-NEXT: orps %xmm4, %xmm10 ; SSE-NEXT: movaps %xmm8, %xmm4 ; SSE-NEXT: andnps %xmm1, %xmm4 ; SSE-NEXT: orps %xmm5, %xmm4 ; SSE-NEXT: andnps %xmm2, %xmm9 ; SSE-NEXT: orps %xmm6, %xmm9 ; SSE-NEXT: andnps %xmm3, %xmm8 ; SSE-NEXT: orps %xmm7, %xmm8 ; SSE-NEXT: movaps %xmm10, %xmm0 ; SSE-NEXT: movaps %xmm4, %xmm1 ; SSE-NEXT: movaps %xmm9, %xmm2 ; SSE-NEXT: movaps %xmm8, %xmm3 ; SSE-NEXT: retq ; ; XOP-LABEL: bitselect_v8i64_rr: ; XOP: # %bb.0: ; XOP-NEXT: vmovdqa {{.*#+}} ymm4 = [18446744069414584319,18446744060824649725,18446744060824649725,18446744060824649725] ; XOP-NEXT: vpcmov %ymm4, %ymm0, %ymm2, %ymm0 ; XOP-NEXT: vpcmov %ymm4, %ymm1, %ymm3, %ymm1 ; XOP-NEXT: retq ; ; AVX1-LABEL: bitselect_v8i64_rr: ; AVX1: # %bb.0: ; AVX1-NEXT: vmovaps {{.*#+}} ymm4 = [18446744069414584319,18446744060824649725,18446744060824649725,18446744060824649725] ; AVX1-NEXT: vandps %ymm4, %ymm3, %ymm3 ; AVX1-NEXT: vandps %ymm4, %ymm2, %ymm2 ; AVX1-NEXT: vandnps %ymm0, %ymm4, %ymm0 ; AVX1-NEXT: vorps %ymm0, %ymm2, %ymm0 ; AVX1-NEXT: vandnps %ymm1, %ymm4, %ymm1 ; AVX1-NEXT: vorps %ymm1, %ymm3, %ymm1 ; AVX1-NEXT: retq ; ; AVX2-LABEL: bitselect_v8i64_rr: ; AVX2: # %bb.0: ; AVX2-NEXT: vmovaps {{.*#+}} ymm4 = [18446744069414584319,18446744060824649725,18446744060824649725,18446744060824649725] ; AVX2-NEXT: vandps %ymm4, %ymm3, %ymm3 ; AVX2-NEXT: vandps %ymm4, %ymm2, %ymm2 ; AVX2-NEXT: vandnps %ymm0, %ymm4, %ymm0 ; AVX2-NEXT: vorps %ymm0, %ymm2, %ymm0 ; AVX2-NEXT: vandnps %ymm1, %ymm4, %ymm1 ; AVX2-NEXT: vorps %ymm1, %ymm3, %ymm1 ; AVX2-NEXT: retq ; ; AVX512F-LABEL: bitselect_v8i64_rr: ; AVX512F: # %bb.0: ; AVX512F-NEXT: vpternlogq $216, {{.*}}(%rip), %zmm1, %zmm0 ; AVX512F-NEXT: retq %3 = and <8 x i64> %0, %4 = and <8 x i64> %1, %5 = or <8 x i64> %4, %3 ret <8 x i64> %5 } define <8 x i64> @bitselect_v8i64_rm(<8 x i64>, <8 x i64>* nocapture readonly) { ; SSE-LABEL: bitselect_v8i64_rm: ; SSE: # %bb.0: ; SSE-NEXT: movaps {{.*#+}} xmm4 = [18446744065119617022,18446744073709551612] ; SSE-NEXT: movaps 48(%rdi), %xmm8 ; SSE-NEXT: andps %xmm4, %xmm8 ; SSE-NEXT: movaps 32(%rdi), %xmm9 ; SSE-NEXT: andps %xmm4, %xmm9 ; SSE-NEXT: movaps 16(%rdi), %xmm7 ; SSE-NEXT: andps %xmm4, %xmm7 ; SSE-NEXT: movaps (%rdi), %xmm6 ; SSE-NEXT: andps %xmm4, %xmm6 ; SSE-NEXT: movaps %xmm4, %xmm5 ; SSE-NEXT: andnps %xmm0, %xmm5 ; SSE-NEXT: orps %xmm6, %xmm5 ; SSE-NEXT: movaps %xmm4, %xmm6 ; SSE-NEXT: andnps %xmm1, %xmm6 ; SSE-NEXT: orps %xmm7, %xmm6 ; SSE-NEXT: movaps %xmm4, %xmm7 ; SSE-NEXT: andnps %xmm2, %xmm7 ; SSE-NEXT: orps %xmm9, %xmm7 ; SSE-NEXT: andnps %xmm3, %xmm4 ; SSE-NEXT: orps %xmm8, %xmm4 ; SSE-NEXT: movaps %xmm5, %xmm0 ; SSE-NEXT: movaps %xmm6, %xmm1 ; SSE-NEXT: movaps %xmm7, %xmm2 ; SSE-NEXT: movaps %xmm4, %xmm3 ; SSE-NEXT: retq ; ; XOP-LABEL: bitselect_v8i64_rm: ; XOP: # %bb.0: ; XOP-NEXT: vmovdqa (%rdi), %ymm2 ; XOP-NEXT: vmovdqa 32(%rdi), %ymm3 ; XOP-NEXT: vbroadcastf128 {{.*#+}} ymm4 = [18446744065119617022,18446744073709551612,18446744065119617022,18446744073709551612] ; XOP-NEXT: # ymm4 = mem[0,1,0,1] ; XOP-NEXT: vpcmov %ymm4, %ymm0, %ymm2, %ymm0 ; XOP-NEXT: vpcmov %ymm4, %ymm1, %ymm3, %ymm1 ; XOP-NEXT: retq ; ; AVX1-LABEL: bitselect_v8i64_rm: ; AVX1: # %bb.0: ; AVX1-NEXT: vbroadcastf128 {{.*#+}} ymm2 = [18446744065119617022,18446744073709551612,18446744065119617022,18446744073709551612] ; AVX1-NEXT: # ymm2 = mem[0,1,0,1] ; AVX1-NEXT: vandps 32(%rdi), %ymm2, %ymm3 ; AVX1-NEXT: vandps (%rdi), %ymm2, %ymm4 ; AVX1-NEXT: vandnps %ymm0, %ymm2, %ymm0 ; AVX1-NEXT: vorps %ymm0, %ymm4, %ymm0 ; AVX1-NEXT: vandnps %ymm1, %ymm2, %ymm1 ; AVX1-NEXT: vorps %ymm1, %ymm3, %ymm1 ; AVX1-NEXT: retq ; ; AVX2-LABEL: bitselect_v8i64_rm: ; AVX2: # %bb.0: ; AVX2-NEXT: vbroadcastf128 {{.*#+}} ymm2 = [18446744065119617022,18446744073709551612,18446744065119617022,18446744073709551612] ; AVX2-NEXT: # ymm2 = mem[0,1,0,1] ; AVX2-NEXT: vandps 32(%rdi), %ymm2, %ymm3 ; AVX2-NEXT: vandps (%rdi), %ymm2, %ymm4 ; AVX2-NEXT: vandnps %ymm0, %ymm2, %ymm0 ; AVX2-NEXT: vorps %ymm0, %ymm4, %ymm0 ; AVX2-NEXT: vandnps %ymm1, %ymm2, %ymm1 ; AVX2-NEXT: vorps %ymm1, %ymm3, %ymm1 ; AVX2-NEXT: retq ; ; AVX512F-LABEL: bitselect_v8i64_rm: ; AVX512F: # %bb.0: ; AVX512F-NEXT: vmovdqa64 (%rdi), %zmm1 ; AVX512F-NEXT: vpternlogq $216, {{.*}}(%rip), %zmm1, %zmm0 ; AVX512F-NEXT: retq %3 = load <8 x i64>, <8 x i64>* %1 %4 = and <8 x i64> %0, %5 = and <8 x i64> %3, %6 = or <8 x i64> %5, %4 ret <8 x i64> %6 } define <8 x i64> @bitselect_v8i64_mr(<8 x i64>* nocapture readonly, <8 x i64>) { ; SSE-LABEL: bitselect_v8i64_mr: ; SSE: # %bb.0: ; SSE-NEXT: movaps {{.*#+}} xmm4 = [12884901890,4294967296] ; SSE-NEXT: movaps 48(%rdi), %xmm8 ; SSE-NEXT: andps %xmm4, %xmm8 ; SSE-NEXT: movaps 32(%rdi), %xmm9 ; SSE-NEXT: andps %xmm4, %xmm9 ; SSE-NEXT: movaps 16(%rdi), %xmm7 ; SSE-NEXT: andps %xmm4, %xmm7 ; SSE-NEXT: movaps (%rdi), %xmm6 ; SSE-NEXT: andps %xmm4, %xmm6 ; SSE-NEXT: movaps %xmm4, %xmm5 ; SSE-NEXT: andnps %xmm0, %xmm5 ; SSE-NEXT: orps %xmm6, %xmm5 ; SSE-NEXT: movaps %xmm4, %xmm6 ; SSE-NEXT: andnps %xmm1, %xmm6 ; SSE-NEXT: orps %xmm7, %xmm6 ; SSE-NEXT: movaps %xmm4, %xmm7 ; SSE-NEXT: andnps %xmm2, %xmm7 ; SSE-NEXT: orps %xmm9, %xmm7 ; SSE-NEXT: andnps %xmm3, %xmm4 ; SSE-NEXT: orps %xmm8, %xmm4 ; SSE-NEXT: movaps %xmm5, %xmm0 ; SSE-NEXT: movaps %xmm6, %xmm1 ; SSE-NEXT: movaps %xmm7, %xmm2 ; SSE-NEXT: movaps %xmm4, %xmm3 ; SSE-NEXT: retq ; ; XOP-LABEL: bitselect_v8i64_mr: ; XOP: # %bb.0: ; XOP-NEXT: vmovdqa (%rdi), %ymm2 ; XOP-NEXT: vmovdqa 32(%rdi), %ymm3 ; XOP-NEXT: vbroadcastf128 {{.*#+}} ymm4 = [12884901890,4294967296,12884901890,4294967296] ; XOP-NEXT: # ymm4 = mem[0,1,0,1] ; XOP-NEXT: vpcmov %ymm4, %ymm0, %ymm2, %ymm0 ; XOP-NEXT: vpcmov %ymm4, %ymm1, %ymm3, %ymm1 ; XOP-NEXT: retq ; ; AVX1-LABEL: bitselect_v8i64_mr: ; AVX1: # %bb.0: ; AVX1-NEXT: vbroadcastf128 {{.*#+}} ymm2 = [12884901890,4294967296,12884901890,4294967296] ; AVX1-NEXT: # ymm2 = mem[0,1,0,1] ; AVX1-NEXT: vandps 32(%rdi), %ymm2, %ymm3 ; AVX1-NEXT: vandps (%rdi), %ymm2, %ymm4 ; AVX1-NEXT: vandnps %ymm0, %ymm2, %ymm0 ; AVX1-NEXT: vorps %ymm0, %ymm4, %ymm0 ; AVX1-NEXT: vandnps %ymm1, %ymm2, %ymm1 ; AVX1-NEXT: vorps %ymm1, %ymm3, %ymm1 ; AVX1-NEXT: retq ; ; AVX2-LABEL: bitselect_v8i64_mr: ; AVX2: # %bb.0: ; AVX2-NEXT: vbroadcastf128 {{.*#+}} ymm2 = [12884901890,4294967296,12884901890,4294967296] ; AVX2-NEXT: # ymm2 = mem[0,1,0,1] ; AVX2-NEXT: vandps 32(%rdi), %ymm2, %ymm3 ; AVX2-NEXT: vandps (%rdi), %ymm2, %ymm4 ; AVX2-NEXT: vandnps %ymm0, %ymm2, %ymm0 ; AVX2-NEXT: vorps %ymm0, %ymm4, %ymm0 ; AVX2-NEXT: vandnps %ymm1, %ymm2, %ymm1 ; AVX2-NEXT: vorps %ymm1, %ymm3, %ymm1 ; AVX2-NEXT: retq ; ; AVX512F-LABEL: bitselect_v8i64_mr: ; AVX512F: # %bb.0: ; AVX512F-NEXT: vmovdqa64 (%rdi), %zmm1 ; AVX512F-NEXT: vpternlogq $216, {{.*}}(%rip), %zmm1, %zmm0 ; AVX512F-NEXT: retq %3 = load <8 x i64>, <8 x i64>* %0 %4 = and <8 x i64> %3, %5 = and <8 x i64> %1, %6 = or <8 x i64> %4, %5 ret <8 x i64> %6 } define <8 x i64> @bitselect_v8i64_mm(<8 x i64>* nocapture readonly, <8 x i64>* nocapture readonly) { ; SSE-LABEL: bitselect_v8i64_mm: ; SSE: # %bb.0: ; SSE-NEXT: movaps {{.*#+}} xmm3 = [18446744073709551612,18446744065119617022] ; SSE-NEXT: movaps 48(%rsi), %xmm4 ; SSE-NEXT: andps %xmm3, %xmm4 ; SSE-NEXT: movaps 32(%rsi), %xmm5 ; SSE-NEXT: andps %xmm3, %xmm5 ; SSE-NEXT: movaps 16(%rsi), %xmm2 ; SSE-NEXT: andps %xmm3, %xmm2 ; SSE-NEXT: movaps (%rsi), %xmm1 ; SSE-NEXT: andps %xmm3, %xmm1 ; SSE-NEXT: movaps %xmm3, %xmm0 ; SSE-NEXT: andnps (%rdi), %xmm0 ; SSE-NEXT: orps %xmm1, %xmm0 ; SSE-NEXT: movaps %xmm3, %xmm1 ; SSE-NEXT: andnps 16(%rdi), %xmm1 ; SSE-NEXT: orps %xmm2, %xmm1 ; SSE-NEXT: movaps %xmm3, %xmm2 ; SSE-NEXT: andnps 32(%rdi), %xmm2 ; SSE-NEXT: orps %xmm5, %xmm2 ; SSE-NEXT: andnps 48(%rdi), %xmm3 ; SSE-NEXT: orps %xmm4, %xmm3 ; SSE-NEXT: retq ; ; XOP-LABEL: bitselect_v8i64_mm: ; XOP: # %bb.0: ; XOP-NEXT: vmovdqa (%rsi), %ymm0 ; XOP-NEXT: vmovdqa 32(%rsi), %ymm1 ; XOP-NEXT: vbroadcastf128 {{.*#+}} ymm2 = [18446744073709551612,18446744065119617022,18446744073709551612,18446744065119617022] ; XOP-NEXT: # ymm2 = mem[0,1,0,1] ; XOP-NEXT: vpcmov %ymm2, (%rdi), %ymm0, %ymm0 ; XOP-NEXT: vpcmov %ymm2, 32(%rdi), %ymm1, %ymm1 ; XOP-NEXT: retq ; ; AVX1-LABEL: bitselect_v8i64_mm: ; AVX1: # %bb.0: ; AVX1-NEXT: vbroadcastf128 {{.*#+}} ymm1 = [18446744073709551612,18446744065119617022,18446744073709551612,18446744065119617022] ; AVX1-NEXT: # ymm1 = mem[0,1,0,1] ; AVX1-NEXT: vandps 32(%rsi), %ymm1, %ymm2 ; AVX1-NEXT: vandps (%rsi), %ymm1, %ymm0 ; AVX1-NEXT: vandnps (%rdi), %ymm1, %ymm3 ; AVX1-NEXT: vorps %ymm3, %ymm0, %ymm0 ; AVX1-NEXT: vandnps 32(%rdi), %ymm1, %ymm1 ; AVX1-NEXT: vorps %ymm1, %ymm2, %ymm1 ; AVX1-NEXT: retq ; ; AVX2-LABEL: bitselect_v8i64_mm: ; AVX2: # %bb.0: ; AVX2-NEXT: vbroadcastf128 {{.*#+}} ymm1 = [18446744073709551612,18446744065119617022,18446744073709551612,18446744065119617022] ; AVX2-NEXT: # ymm1 = mem[0,1,0,1] ; AVX2-NEXT: vandps 32(%rsi), %ymm1, %ymm2 ; AVX2-NEXT: vandps (%rsi), %ymm1, %ymm0 ; AVX2-NEXT: vandnps (%rdi), %ymm1, %ymm3 ; AVX2-NEXT: vorps %ymm3, %ymm0, %ymm0 ; AVX2-NEXT: vandnps 32(%rdi), %ymm1, %ymm1 ; AVX2-NEXT: vorps %ymm1, %ymm2, %ymm1 ; AVX2-NEXT: retq ; ; AVX512F-LABEL: bitselect_v8i64_mm: ; AVX512F: # %bb.0: ; AVX512F-NEXT: vmovdqa64 (%rsi), %zmm1 ; AVX512F-NEXT: vmovdqa64 {{.*#+}} zmm0 = [18446744073709551612,18446744065119617022,18446744073709551612,18446744065119617022,18446744073709551612,18446744065119617022,18446744073709551612,18446744065119617022] ; AVX512F-NEXT: vpternlogq $202, (%rdi), %zmm1, %zmm0 ; AVX512F-NEXT: retq %3 = load <8 x i64>, <8 x i64>* %0 %4 = load <8 x i64>, <8 x i64>* %1 %5 = and <8 x i64> %3, %6 = and <8 x i64> %4, %7 = or <8 x i64> %6, %5 ret <8 x i64> %7 } ; Check that mask registers don't get canonicalized. define <4 x i1> @bitselect_v4i1_loop(<4 x i32> %a0, <4 x i32> %a1) { ; SSE-LABEL: bitselect_v4i1_loop: ; SSE: # %bb.0: # %bb ; SSE-NEXT: pxor %xmm2, %xmm2 ; SSE-NEXT: pcmpeqd %xmm0, %xmm2 ; SSE-NEXT: movdqa {{.*#+}} xmm0 = [12,12,12,12] ; SSE-NEXT: pcmpeqd %xmm1, %xmm0 ; SSE-NEXT: pcmpeqd {{.*}}(%rip), %xmm1 ; SSE-NEXT: pand %xmm2, %xmm1 ; SSE-NEXT: pandn %xmm0, %xmm2 ; SSE-NEXT: por %xmm1, %xmm2 ; SSE-NEXT: movdqa %xmm2, %xmm0 ; SSE-NEXT: retq ; ; XOP-LABEL: bitselect_v4i1_loop: ; XOP: # %bb.0: # %bb ; XOP-NEXT: vpxor %xmm2, %xmm2, %xmm2 ; XOP-NEXT: vpcomneqd %xmm2, %xmm0, %xmm0 ; XOP-NEXT: vpcomeqd {{.*}}(%rip), %xmm1, %xmm2 ; XOP-NEXT: vpcomeqd {{.*}}(%rip), %xmm1, %xmm1 ; XOP-NEXT: vblendvps %xmm0, %xmm2, %xmm1, %xmm0 ; XOP-NEXT: retq ; ; AVX1-LABEL: bitselect_v4i1_loop: ; AVX1: # %bb.0: # %bb ; AVX1-NEXT: vpxor %xmm2, %xmm2, %xmm2 ; AVX1-NEXT: vpcmpeqd %xmm2, %xmm0, %xmm0 ; AVX1-NEXT: vpcmpeqd {{.*}}(%rip), %xmm1, %xmm2 ; AVX1-NEXT: vpcmpeqd {{.*}}(%rip), %xmm1, %xmm1 ; AVX1-NEXT: vblendvps %xmm0, %xmm1, %xmm2, %xmm0 ; AVX1-NEXT: retq ; ; AVX2-LABEL: bitselect_v4i1_loop: ; AVX2: # %bb.0: # %bb ; AVX2-NEXT: vpxor %xmm2, %xmm2, %xmm2 ; AVX2-NEXT: vpcmpeqd %xmm2, %xmm0, %xmm0 ; AVX2-NEXT: vpbroadcastd {{.*#+}} xmm2 = [12,12,12,12] ; AVX2-NEXT: vpcmpeqd %xmm2, %xmm1, %xmm2 ; AVX2-NEXT: vpbroadcastd {{.*#+}} xmm3 = [15,15,15,15] ; AVX2-NEXT: vpcmpeqd %xmm3, %xmm1, %xmm1 ; AVX2-NEXT: vblendvps %xmm0, %xmm1, %xmm2, %xmm0 ; AVX2-NEXT: retq ; ; AVX512F-LABEL: bitselect_v4i1_loop: ; AVX512F: # %bb.0: # %bb ; AVX512F-NEXT: # kill: def $xmm1 killed $xmm1 def $zmm1 ; AVX512F-NEXT: # kill: def $xmm0 killed $xmm0 def $zmm0 ; AVX512F-NEXT: vpcmpeqd {{.*}}(%rip){1to16}, %zmm1, %k1 ; AVX512F-NEXT: vpcmpeqd {{.*}}(%rip){1to16}, %zmm1, %k2 ; AVX512F-NEXT: vptestnmd %zmm0, %zmm0, %k0 {%k2} ; AVX512F-NEXT: vptestmd %zmm0, %zmm0, %k1 {%k1} ; AVX512F-NEXT: korw %k0, %k1, %k1 ; AVX512F-NEXT: vpternlogd $255, %zmm0, %zmm0, %zmm0 {%k1} {z} ; AVX512F-NEXT: # kill: def $xmm0 killed $xmm0 killed $zmm0 ; AVX512F-NEXT: vzeroupper ; AVX512F-NEXT: retq bb: %tmp = icmp ne <4 x i32> %a0, zeroinitializer %tmp2 = icmp eq <4 x i32> %a1, %tmp3 = icmp eq <4 x i32> %a1, %tmp4 = select <4 x i1> %tmp, <4 x i1> %tmp2, <4 x i1> %tmp3 ret <4 x i1> %tmp4 }