summaryrefslogtreecommitdiff
path: root/tests/tcg/hexagon/load_unpack.c
blob: 3575a37a28f16526a8cde94164cb950308f95a66 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
/*
 *  Copyright(c) 2019-2021 Qualcomm Innovation Center, Inc. All Rights Reserved.
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2 of the License, or
 *  (at your option) any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; if not, see <http://www.gnu.org/licenses/>.
 */

/*
 * Test load unpack instructions
 *
 * Example
 *     r0 = memubh(r1+#0)
 * loads a half word from memory and zero-extends the 2 bytes to form a word
 *
 * For each addressing mode, there are 4 tests
 *     bzw2          unsigned     2 elements
 *     bsw2          signed       2 elements
 *     bzw4          unsigned     4 elements
 *     bsw4          signed       4 elements
 * There are 8 addressing modes, for a total of 32 instructions to test
 */

#include <stdio.h>
#include <string.h>

int err;

char buf[16] __attribute__((aligned(1 << 16)));

void init_buf(void)
{
    int i;
    for (i = 0; i < 16; i++) {
        int sign = i % 2 == 0 ? 0x80 : 0;
        buf[i] = sign | (i + 1);
    }
}

void __check(int line, long long result, long long expect)
{
    if (result != expect) {
        printf("ERROR at line %d: 0x%08llx != 0x%08llx\n",
               line, result, expect);
        err++;
    }
}

#define check(RES, EXP) __check(__LINE__, RES, EXP)

void __checkp(int line, void *p, void *expect)
{
    if (p != expect) {
        printf("ERROR at line %d: 0x%p != 0x%p\n", line, p, expect);
        err++;
    }
}

#define checkp(RES, EXP) __checkp(__LINE__, RES, EXP)

/*
 ****************************************************************************
 * _io addressing mode (addr + offset)
 */
#define BxW_LOAD_io(SZ, RES, ADDR, OFF) \
    __asm__( \
        "%0 = mem" #SZ "(%1+#" #OFF ")\n\t" \
        : "=r"(RES) \
        : "r"(ADDR))
#define BxW_LOAD_io_Z(RES, ADDR, OFF) \
    BxW_LOAD_io(ubh, RES, ADDR, OFF)
#define BxW_LOAD_io_S(RES, ADDR, OFF) \
    BxW_LOAD_io(bh, RES, ADDR, OFF)

#define TEST_io(NAME, TYPE, SIGN, SIZE, EXT, EXP1, EXP2, EXP3, EXP4) \
void test_##NAME(void) \
{ \
    TYPE result; \
    init_buf(); \
    BxW_LOAD_io_##SIGN(result, buf, 0 * (SIZE)); \
    check(result, (EXP1) | (EXT)); \
    BxW_LOAD_io_##SIGN(result, buf, 1 * (SIZE)); \
    check(result, (EXP2) | (EXT)); \
    BxW_LOAD_io_##SIGN(result, buf, 2 * (SIZE)); \
    check(result, (EXP3) | (EXT)); \
    BxW_LOAD_io_##SIGN(result, buf, 3 * (SIZE)); \
    check(result, (EXP4) | (EXT)); \
}


TEST_io(loadbzw2_io, int, Z, 2, 0x00000000,
        0x00020081, 0x00040083, 0x00060085, 0x00080087)
TEST_io(loadbsw2_io, int, S, 2, 0x0000ff00,
        0x00020081, 0x00040083, 0x00060085, 0x00080087)
TEST_io(loadbzw4_io, long long, Z,  4, 0x0000000000000000LL,
        0x0004008300020081LL, 0x0008008700060085LL,
        0x000c008b000a0089LL, 0x0010008f000e008dLL)
TEST_io(loadbsw4_io, long long, S,  4, 0x0000ff000000ff00LL,
        0x0004008300020081LL, 0x0008008700060085LL,
        0x000c008b000a0089LL, 0x0010008f000e008dLL)

/*
 ****************************************************************************
 * _ur addressing mode (index << offset + base)
 */
#define BxW_LOAD_ur(SZ, RES, SHIFT, IDX) \
    __asm__( \
        "%0 = mem" #SZ "(%1<<#" #SHIFT " + ##buf)\n\t" \
        : "=r"(RES) \
        : "r"(IDX))
#define BxW_LOAD_ur_Z(RES, SHIFT, IDX) \
    BxW_LOAD_ur(ubh, RES, SHIFT, IDX)
#define BxW_LOAD_ur_S(RES, SHIFT, IDX) \
    BxW_LOAD_ur(bh, RES, SHIFT, IDX)

#define TEST_ur(NAME, TYPE, SIGN, SHIFT, EXT, RES1, RES2, RES3, RES4) \
void test_##NAME(void) \
{ \
    TYPE result; \
    init_buf(); \
    BxW_LOAD_ur_##SIGN(result, (SHIFT), 0); \
    check(result, (RES1) | (EXT)); \
    BxW_LOAD_ur_##SIGN(result, (SHIFT), 1); \
    check(result, (RES2) | (EXT)); \
    BxW_LOAD_ur_##SIGN(result, (SHIFT), 2); \
    check(result, (RES3) | (EXT)); \
    BxW_LOAD_ur_##SIGN(result, (SHIFT), 3); \
    check(result, (RES4) | (EXT)); \
} \

TEST_ur(loadbzw2_ur, int, Z, 1, 0x00000000,
        0x00020081, 0x00040083, 0x00060085, 0x00080087)
TEST_ur(loadbsw2_ur, int, S, 1, 0x0000ff00,
        0x00020081, 0x00040083, 0x00060085, 0x00080087)
TEST_ur(loadbzw4_ur, long long, Z, 2, 0x0000000000000000LL,
        0x0004008300020081LL, 0x0008008700060085LL,
        0x000c008b000a0089LL, 0x0010008f000e008dLL)
TEST_ur(loadbsw4_ur, long long, S, 2, 0x0000ff000000ff00LL,
        0x0004008300020081LL, 0x0008008700060085LL,
        0x000c008b000a0089LL, 0x0010008f000e008dLL)

/*
 ****************************************************************************
 * _ap addressing mode (addr = base)
 */
#define BxW_LOAD_ap(SZ, RES, PTR, ADDR) \
    __asm__( \
        "%0 = mem" #SZ "(%1 = ##" #ADDR ")\n\t" \
        : "=r"(RES), "=r"(PTR))
#define BxW_LOAD_ap_Z(RES, PTR, ADDR) \
    BxW_LOAD_ap(ubh, RES, PTR, ADDR)
#define BxW_LOAD_ap_S(RES, PTR, ADDR) \
    BxW_LOAD_ap(bh, RES, PTR, ADDR)

#define TEST_ap(NAME, TYPE, SIGN, SIZE, EXT, RES1, RES2, RES3, RES4) \
void test_##NAME(void) \
{ \
    TYPE result; \
    void *ptr; \
    init_buf(); \
    BxW_LOAD_ap_##SIGN(result, ptr, (buf + 0 * (SIZE))); \
    check(result, (RES1) | (EXT)); \
    checkp(ptr, &buf[0 * (SIZE)]); \
    BxW_LOAD_ap_##SIGN(result, ptr, (buf + 1 * (SIZE))); \
    check(result, (RES2) | (EXT)); \
    checkp(ptr, &buf[1 * (SIZE)]); \
    BxW_LOAD_ap_##SIGN(result, ptr, (buf + 2 * (SIZE))); \
    check(result, (RES3) | (EXT)); \
    checkp(ptr, &buf[2 * (SIZE)]); \
    BxW_LOAD_ap_##SIGN(result, ptr, (buf + 3 * (SIZE))); \
    check(result, (RES4) | (EXT)); \
    checkp(ptr, &buf[3 * (SIZE)]); \
}

TEST_ap(loadbzw2_ap, int, Z, 2, 0x00000000,
        0x00020081, 0x00040083, 0x00060085, 0x00080087)
TEST_ap(loadbsw2_ap, int, S, 2, 0x0000ff00,
        0x00020081, 0x00040083, 0x00060085, 0x00080087)
TEST_ap(loadbzw4_ap, long long, Z, 4, 0x0000000000000000LL,
        0x0004008300020081LL, 0x0008008700060085LL,
        0x000c008b000a0089LL, 0x0010008f000e008dLL)
TEST_ap(loadbsw4_ap, long long, S, 4, 0x0000ff000000ff00LL,
        0x0004008300020081LL, 0x0008008700060085LL,
        0x000c008b000a0089LL, 0x0010008f000e008dLL)

/*
 ****************************************************************************
 * _rp addressing mode (addr ++ modifer-reg)
 */
#define BxW_LOAD_pr(SZ, RES, PTR, INC) \
    __asm__( \
        "m0 = %2\n\t" \
        "%0 = mem" #SZ "(%1++m0)\n\t" \
        : "=r"(RES), "+r"(PTR) \
        : "r"(INC) \
        : "m0")
#define BxW_LOAD_pr_Z(RES, PTR, INC) \
    BxW_LOAD_pr(ubh, RES, PTR, INC)
#define BxW_LOAD_pr_S(RES, PTR, INC) \
    BxW_LOAD_pr(bh, RES, PTR, INC)

#define TEST_pr(NAME, TYPE, SIGN, SIZE, EXT, RES1, RES2, RES3, RES4) \
void test_##NAME(void) \
{ \
    TYPE result; \
    void *ptr = buf; \
    init_buf(); \
    BxW_LOAD_pr_##SIGN(result, ptr, (SIZE)); \
    check(result, (RES1) | (EXT)); \
    checkp(ptr, &buf[1 * (SIZE)]); \
    BxW_LOAD_pr_##SIGN(result, ptr, (SIZE)); \
    check(result, (RES2) | (EXT)); \
    checkp(ptr, &buf[2 * (SIZE)]); \
    BxW_LOAD_pr_##SIGN(result, ptr, (SIZE)); \
    check(result, (RES3) | (EXT)); \
    checkp(ptr, &buf[3 * (SIZE)]); \
    BxW_LOAD_pr_##SIGN(result, ptr, (SIZE)); \
    check(result, (RES4) | (EXT)); \
    checkp(ptr, &buf[4 * (SIZE)]); \
}

TEST_pr(loadbzw2_pr, int, Z, 2, 0x00000000,
    0x00020081, 0x0040083, 0x00060085, 0x00080087)
TEST_pr(loadbsw2_pr, int, S, 2, 0x0000ff00,
    0x00020081, 0x0040083, 0x00060085, 0x00080087)
TEST_pr(loadbzw4_pr, long long, Z, 4, 0x0000000000000000LL,
    0x0004008300020081LL, 0x0008008700060085LL,
    0x000c008b000a0089LL, 0x0010008f000e008dLL)
TEST_pr(loadbsw4_pr, long long, S, 4, 0x0000ff000000ff00LL,
    0x0004008300020081LL, 0x0008008700060085LL,
    0x000c008b000a0089LL, 0x0010008f000e008dLL)

/*
 ****************************************************************************
 * _pbr addressing mode (addr ++ modifer-reg:brev)
 */
#define BxW_LOAD_pbr(SZ, RES, PTR) \
    __asm__( \
        "r4 = #(1 << (16 - 3))\n\t" \
        "m0 = r4\n\t" \
        "%0 = mem" #SZ "(%1++m0:brev)\n\t" \
        : "=r"(RES), "+r"(PTR) \
        : \
        : "r4", "m0")
#define BxW_LOAD_pbr_Z(RES, PTR) \
    BxW_LOAD_pbr(ubh, RES, PTR)
#define BxW_LOAD_pbr_S(RES, PTR) \
    BxW_LOAD_pbr(bh, RES, PTR)

#define TEST_pbr(NAME, TYPE, SIGN, EXT, RES1, RES2, RES3, RES4) \
void test_##NAME(void) \
{ \
    TYPE result; \
    void *ptr = buf; \
    init_buf(); \
    BxW_LOAD_pbr_##SIGN(result, ptr); \
    check(result, (RES1) | (EXT)); \
    BxW_LOAD_pbr_##SIGN(result, ptr); \
    check(result, (RES2) | (EXT)); \
    BxW_LOAD_pbr_##SIGN(result, ptr); \
    check(result, (RES3) | (EXT)); \
    BxW_LOAD_pbr_##SIGN(result, ptr); \
    check(result, (RES4) | (EXT)); \
}

TEST_pbr(loadbzw2_pbr, int, Z, 0x00000000,
    0x00020081, 0x00060085, 0x00040083, 0x00080087)
TEST_pbr(loadbsw2_pbr, int, S, 0x0000ff00,
    0x00020081, 0x00060085, 0x00040083, 0x00080087)
TEST_pbr(loadbzw4_pbr, long long, Z, 0x0000000000000000LL,
    0x0004008300020081LL, 0x0008008700060085LL,
    0x0006008500040083LL, 0x000a008900080087LL)
TEST_pbr(loadbsw4_pbr, long long, S, 0x0000ff000000ff00LL,
    0x0004008300020081LL, 0x0008008700060085LL,
    0x0006008500040083LL, 0x000a008900080087LL)

/*
 ****************************************************************************
 * _pi addressing mode (addr ++ inc)
 */
#define BxW_LOAD_pi(SZ, RES, PTR, INC) \
    __asm__( \
        "%0 = mem" #SZ "(%1++#" #INC ")\n\t" \
        : "=r"(RES), "+r"(PTR))
#define BxW_LOAD_pi_Z(RES, PTR, INC) \
    BxW_LOAD_pi(ubh, RES, PTR, INC)
#define BxW_LOAD_pi_S(RES, PTR, INC) \
    BxW_LOAD_pi(bh, RES, PTR, INC)

#define TEST_pi(NAME, TYPE, SIGN, INC, EXT, RES1, RES2, RES3, RES4) \
void test_##NAME(void) \
{ \
    TYPE result; \
    void *ptr = buf; \
    init_buf(); \
    BxW_LOAD_pi_##SIGN(result, ptr, (INC)); \
    check(result, (RES1) | (EXT)); \
    checkp(ptr, &buf[1 * (INC)]); \
    BxW_LOAD_pi_##SIGN(result, ptr, (INC)); \
    check(result, (RES2) | (EXT)); \
    checkp(ptr, &buf[2 * (INC)]); \
    BxW_LOAD_pi_##SIGN(result, ptr, (INC)); \
    check(result, (RES3) | (EXT)); \
    checkp(ptr, &buf[3 * (INC)]); \
    BxW_LOAD_pi_##SIGN(result, ptr, (INC)); \
    check(result, (RES4) | (EXT)); \
    checkp(ptr, &buf[4 * (INC)]); \
}

TEST_pi(loadbzw2_pi, int, Z, 2, 0x00000000,
    0x00020081, 0x00040083, 0x00060085, 0x00080087)
TEST_pi(loadbsw2_pi, int, S, 2, 0x0000ff00,
    0x00020081, 0x00040083, 0x00060085, 0x00080087)
TEST_pi(loadbzw4_pi, long long, Z, 4, 0x0000000000000000LL,
    0x0004008300020081LL, 0x0008008700060085LL,
    0x000c008b000a0089LL, 0x0010008f000e008dLL)
TEST_pi(loadbsw4_pi, long long, S, 4, 0x0000ff000000ff00LL,
    0x0004008300020081LL, 0x0008008700060085LL,
    0x000c008b000a0089LL, 0x0010008f000e008dLL)

/*
 ****************************************************************************
 * _pci addressing mode (addr ++ inc:circ)
 */
#define BxW_LOAD_pci(SZ, RES, PTR, START, LEN, INC) \
    __asm__( \
        "r4 = %3\n\t" \
        "m0 = r4\n\t" \
        "cs0 = %2\n\t" \
        "%0 = mem" #SZ "(%1++#" #INC ":circ(m0))\n\t" \
        : "=r"(RES), "+r"(PTR) \
        : "r"(START), "r"(LEN) \
        : "r4", "m0", "cs0")
#define BxW_LOAD_pci_Z(RES, PTR, START, LEN, INC) \
    BxW_LOAD_pci(ubh, RES, PTR, START, LEN, INC)
#define BxW_LOAD_pci_S(RES, PTR, START, LEN, INC) \
    BxW_LOAD_pci(bh, RES, PTR, START, LEN, INC)

#define TEST_pci(NAME, TYPE, SIGN, LEN, INC, EXT, RES1, RES2, RES3, RES4) \
void test_##NAME(void) \
{ \
    TYPE result; \
    void *ptr = buf; \
    init_buf(); \
    BxW_LOAD_pci_##SIGN(result, ptr, buf, (LEN), (INC)); \
    check(result, (RES1) | (EXT)); \
    checkp(ptr, &buf[(1 * (INC)) % (LEN)]); \
    BxW_LOAD_pci_##SIGN(result, ptr, buf, (LEN), (INC)); \
    check(result, (RES2) | (EXT)); \
    checkp(ptr, &buf[(2 * (INC)) % (LEN)]); \
    BxW_LOAD_pci_##SIGN(result, ptr, buf, (LEN), (INC)); \
    check(result, (RES3) | (EXT)); \
    checkp(ptr, &buf[(3 * (INC)) % (LEN)]); \
    BxW_LOAD_pci_##SIGN(result, ptr, buf, (LEN), (INC)); \
    check(result, (RES4) | (EXT)); \
    checkp(ptr, &buf[(4 * (INC)) % (LEN)]); \
}

TEST_pci(loadbzw2_pci, int, Z, 6, 2, 0x00000000,
    0x00020081, 0x00040083, 0x00060085, 0x00020081)
TEST_pci(loadbsw2_pci, int, S, 6, 2, 0x0000ff00,
    0x00020081, 0x00040083, 0x00060085, 0x00020081)
TEST_pci(loadbzw4_pci, long long, Z, 8, 4, 0x0000000000000000LL,
    0x0004008300020081LL, 0x0008008700060085LL,
    0x0004008300020081LL, 0x0008008700060085LL)
TEST_pci(loadbsw4_pci, long long, S, 8, 4, 0x0000ff000000ff00LL,
    0x0004008300020081LL, 0x0008008700060085LL,
    0x0004008300020081LL, 0x0008008700060085LL)

/*
 ****************************************************************************
 * _pcr addressing mode (addr ++ I:circ(modifier-reg))
 */
#define BxW_LOAD_pcr(SZ, RES, PTR, START, LEN, INC) \
    __asm__( \
        "r4 = %2\n\t" \
        "m1 = r4\n\t" \
        "cs1 = %3\n\t" \
        "%0 = mem" #SZ "(%1++I:circ(m1))\n\t" \
        : "=r"(RES), "+r"(PTR) \
        : "r"((((INC) & 0x7f) << 17) | ((LEN) & 0x1ffff)), \
          "r"(START) \
        : "r4", "m1", "cs1")
#define BxW_LOAD_pcr_Z(RES, PTR, START, LEN, INC) \
    BxW_LOAD_pcr(ubh, RES, PTR, START, LEN, INC)
#define BxW_LOAD_pcr_S(RES, PTR, START, LEN, INC) \
    BxW_LOAD_pcr(bh, RES, PTR, START, LEN, INC)

#define TEST_pcr(NAME, TYPE, SIGN, SIZE, LEN, INC, \
                 EXT, RES1, RES2, RES3, RES4) \
void test_##NAME(void) \
{ \
    TYPE result; \
    void *ptr = buf; \
    init_buf(); \
    BxW_LOAD_pcr_##SIGN(result, ptr, buf, (LEN), (INC)); \
    check(result, (RES1) | (EXT)); \
    checkp(ptr, &buf[(1 * (INC) * (SIZE)) % (LEN)]); \
    BxW_LOAD_pcr_##SIGN(result, ptr, buf, (LEN), (INC)); \
    check(result, (RES2) | (EXT)); \
    checkp(ptr, &buf[(2 * (INC) * (SIZE)) % (LEN)]); \
    BxW_LOAD_pcr_##SIGN(result, ptr, buf, (LEN), (INC)); \
    check(result, (RES3) | (EXT)); \
    checkp(ptr, &buf[(3 * (INC) * (SIZE)) % (LEN)]); \
    BxW_LOAD_pcr_##SIGN(result, ptr, buf, (LEN), (INC)); \
    check(result, (RES4) | (EXT)); \
    checkp(ptr, &buf[(4 * (INC) * (SIZE)) % (LEN)]); \
}

TEST_pcr(loadbzw2_pcr, int, Z, 2, 8, 2, 0x00000000,
    0x00020081, 0x00060085, 0x00020081, 0x00060085)
TEST_pcr(loadbsw2_pcr, int, S, 2, 8, 2, 0x0000ff00,
    0x00020081, 0x00060085, 0x00020081, 0x00060085)
TEST_pcr(loadbzw4_pcr, long long, Z, 4, 8, 1, 0x0000000000000000LL,
    0x0004008300020081LL, 0x0008008700060085LL,
    0x0004008300020081LL, 0x0008008700060085LL)
TEST_pcr(loadbsw4_pcr, long long, S, 4, 8, 1, 0x0000ff000000ff00LL,
    0x0004008300020081LL, 0x0008008700060085LL,
    0x0004008300020081LL, 0x0008008700060085LL)

int main()
{
    test_loadbzw2_io();
    test_loadbsw2_io();
    test_loadbzw4_io();
    test_loadbsw4_io();

    test_loadbzw2_ur();
    test_loadbsw2_ur();
    test_loadbzw4_ur();
    test_loadbsw4_ur();

    test_loadbzw2_ap();
    test_loadbsw2_ap();
    test_loadbzw4_ap();
    test_loadbsw4_ap();

    test_loadbzw2_pr();
    test_loadbsw2_pr();
    test_loadbzw4_pr();
    test_loadbsw4_pr();

    test_loadbzw2_pbr();
    test_loadbsw2_pbr();
    test_loadbzw4_pbr();
    test_loadbsw4_pbr();

    test_loadbzw2_pi();
    test_loadbsw2_pi();
    test_loadbzw4_pi();
    test_loadbsw4_pi();

    test_loadbzw2_pci();
    test_loadbsw2_pci();
    test_loadbzw4_pci();
    test_loadbsw4_pci();

    test_loadbzw2_pcr();
    test_loadbsw2_pcr();
    test_loadbzw4_pcr();
    test_loadbsw4_pcr();

    puts(err ? "FAIL" : "PASS");
    return err ? 1 : 0;
}