//=-HexagonScheduleV55.td - HexagonV55 Scheduling Definitions -*- tablegen -*=// // // The LLVM Compiler Infrastructure // // This file is distributed under the University of Illinois Open Source // License. See LICENSE.TXT for details. // //===----------------------------------------------------------------------===// class HexagonV55PseudoItin { list V55PseudoItin_list = [ InstrItinData], [1, 1, 1]>, InstrItinData, InstrStage<1, [SLOT2, SLOT3]>], [1, 1, 1]>, InstrItinData], [1, 1, 1]>, InstrItinData], [2]> ]; } def HexagonV55ItinList : DepScalarItinV55, HexagonV55PseudoItin { list V55Itin_list = [ InstrItinData], [2, 1]>, InstrItinData], [1, 1, 1]> ]; list ItinList = !listconcat(V55Itin_list, DepScalarItinV55_list, V55PseudoItin_list); } def HexagonItinerariesV55 : ProcessorItineraries<[SLOT0, SLOT1, SLOT2, SLOT3, SLOT_ENDLOOP], [Hex_FWD], HexagonV55ItinList.ItinList>; def HexagonModelV55 : SchedMachineModel { // Max issue per cycle == bundle width. let IssueWidth = 4; let Itineraries = HexagonItinerariesV55; let LoadLatency = 1; let CompleteModel = 0; } //===----------------------------------------------------------------------===// // Hexagon V55 Resource Definitions - //===----------------------------------------------------------------------===//